# High Speed Dual MOSFET Driver 

## Features

- 6 ns rise and fall time with 1000 pF load
- 2.0A peak output source/sink current
- 1.2 V to 5 V input CMOS compatible
- 4.5 V to 13 V total supply voltage
- Smart logic threshold
- Low jitter design
- Two matched channels
- Outputs can swing below ground
- Low inductance package
- Thermally-enhanced package


## Applications

- Medical ultrasound imaging
- Piezoelectric transducer drivers
- Nondestructive evaluation
- PIN diode driver
- CCD Clock driver/buffer
- High speed level translator


## General Description

The Supertex MD1213 is a high speed, dual MOSFET driver. It is designed to drive high voltage P and N -channel MOSFET transistors for medical ultrasound and other applications requiring a high output current for a capacitive load. The high-speed input stage of the MD1213 can operate from 1.2 V to 5.0 V logic interface with an optimum operating input signal range of 1.8 V to 3.3 V . An adaptive threshold circuit is used to set the level translator switch threshold to the average of the input logic 0 and logic 1 levels. The input logic levels may be ground referenced, even though the driver is putting out bipolar signals. The level translator uses a proprietary circuit, which provides DC coupling together with high-speed operation.

The output stage of the MD1213 has separate power connections enabling the output signal L and H levels to be chosen independently from the supply voltages used for the majority of the circuit. As an example, the input logic levels may be 0 and 1.8 volts , the control logic may be powered by +5.0 V and -5.0 V , and the output L and H levels may be varied anywhere over the range of -5.0 V to +5.0 V . The output stage is capable of peak currents of up to $\pm 2.0 \mathrm{~A}$, depending on the supply voltages used and load capacitance present.

The OE pin serves a dual purpose. First, its logic H level is used to compute the threshold voltage level for the channel input level translators. Secondly, when OE is low, the outputs are disabled, with the A output high and the B output low. This assists in properly precharging the AC coupling capacitors that may be used in series in the gate drive circuit of an external PMOS and NMOS transistor pair.

## Typical Application Circuit



Ordering Information

| DEVICE | Package Option |
| :---: | :---: |
|  | 12-Lead $4 \times 4 \times 0.8$ pitch QFN |
| MD1213 | MD1213K6-G |

-G indicates package is RoHS compliant ('Green')


Absolute Maximum Ratings

| Parameter | Value |
| :--- | ---: |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$, logic supply voltage | -0.5 V to +13.5 V |
| $\mathrm{~V}_{\mathrm{H}}$, output high supply voltage | $\mathrm{V}_{\mathrm{L}}-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ |
| $\mathrm{~V}_{\mathrm{L}}$, output low supply voltage | $\mathrm{V}_{\mathrm{SS}}-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{H}}+0.5 \mathrm{~V}$ |
| $\mathrm{~V}_{\mathrm{SS}}$, low side supply voltage | -7.0 V to +0.5 V |
| Logic input levels | $\mathrm{V}_{\mathrm{SS}}-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{SS}}+7.0 \mathrm{~V}$ |
| Maximum junction temperature | $+125^{\circ} \mathrm{C}$ |
| Storage temperature | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Operating temperature | $-20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Pin Configuration


## Package Marking



12-Lead QFN (K6)

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.

## DC Electrical Characteristics

| Sym | Parameter | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}-V_{S S}$ | Logic supply voltage | 4.5 | - | 13 | V | --- |
| $\mathrm{V}_{\text {ss }}$ | Logic side supply voltage | -5.5 | - | 0 | V | --- |
| $\mathrm{V}_{\mathrm{H}}$ | Output high supply voltage | $\mathrm{V}_{\text {SS }}+2.0$ | - | $V_{D D}$ | V | --- |
| $\mathrm{V}_{\mathrm{L}}$ | Output low supply voltage | $\mathrm{V}_{\text {ss }}$ | - | $\mathrm{V}_{\text {DD }}-2.0$ | V | --- |
| $\mathrm{I}_{\text {D19 }}$ | $\mathrm{V}_{\mathrm{DD} 1}$ quiescent current | - | 0.55 | - | mA | No input transitions |
| $\mathrm{I}_{\text {D } 20}$ | $\mathrm{V}_{\mathrm{DD} 2}$ quiescent current | - | - | 10 | $\mu \mathrm{A}$ |  |
| $\mathrm{I}_{\mathrm{HQ}}$ | $\mathrm{V}_{\mathrm{H}}$ quiescent current | - | - | 10 | $\mu \mathrm{A}$ |  |
| $\mathrm{I}_{\mathrm{DD} 1}$ | $\mathrm{V}_{\mathrm{DD} 1}$ average current | - | 0.88 | - | mA | One channel on at 5.0Mhz, No load |
| $\mathrm{I}_{\mathrm{DD} 2}$ | $\mathrm{V}_{\mathrm{DD} 2}$ average current | - | 6.6 | - | mA |  |
| $\mathrm{I}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{H}}$ average current | - | 23 | - | mA |  |
| $\mathrm{V}_{\text {IH }}$ | Input logic voltage high | $\mathrm{V}_{\text {OE }}-0.3$ | - | 5.0 | V | For logic inputs $\mathrm{IN}_{\mathrm{A}}$ and $\mathrm{IN}_{\mathrm{B}}$ |
| $V_{\text {IL }}$ | Input logic voltage low | 0 | - | 0.3 | V |  |
| $\mathrm{I}_{\mathrm{H}}$ | Input logic current high | - | - | 1.0 | $\mu \mathrm{A}$ |  |
| $\mathrm{I}_{1}$ | Input logic current low | - | - | 1.0 | $\mu \mathrm{A}$ |  |

Outputs $\left(V_{H}=V_{\text {DOI }}=V_{\text {OD2 }}=12 \mathrm{~V}, V_{L}=V_{S S 1}=V_{S D 2}=O V, V_{O E}=3.3 \mathrm{~V}, T_{J}=25^{\circ} \mathrm{C}\right)$

| Sym | Parameter | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | OE Input logic voltage high | 1.2 | - | 5.0 | V | For logic input OE |
| $\mathrm{V}_{\text {IL }}$ | OE Input logic voltage low | 0 | - | 0.3 | V |  |
| $\mathrm{R}_{\mathrm{IN}}$ | Input logic impedance to GND | 12 | 20 | 30 | $\mathrm{K} \Omega$ |  |
| $\mathrm{C}_{\text {IN }}$ | Logic input capacitance | - | 5.0 | 10 | pF | All inputs |
| $\theta_{\text {JA }}$ | Thermal resistance to air | - | 47 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1oz. 4-layer $3 \times 4$ " PCB with thermal pad and thermal via array |
| $\theta_{\text {Jc }}$ | Thermal resistance to case | - | 7.0 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | --- |
| $\mathrm{R}_{\text {SINK }}$ | Output sink resistance | - | - | 12.5 | $\Omega$ | $\mathrm{I}_{\text {SINK }}=50 \mathrm{~mA}$ |
| $\mathrm{R}_{\text {SOURCE }}$ | Output source resistance | - | - | 12.5 | $\Omega$ | $\mathrm{I}_{\text {SOURCE }}=50 \mathrm{~mA}$ |
| $\mathrm{I}_{\text {SINK }}$ | Peak output sink current | - | 2.0 | - | A | --- |
| $\mathrm{I}_{\text {SOURCE }}$ | Peak output source current | - | 2.0 | - | A | --- |

AC Electrical Characteristics $\left(V_{H}=V_{\text {oot }}=V_{\text {DoD2 }}=12 V, V_{L}=V_{\text {Ss }}=V_{\text {Ss2 }}=O V, V_{O E}=3.3 \mathrm{~V}, T_{J}=25^{\circ} \mathrm{C}\right)$

| Sym | Parameter | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{iff}}$ | Inputs or OE rise \& fall time | - | - | 10 | ns | Logic input edge speed requirement |
| $\mathrm{t}_{\text {PLH }}$ | Propagation delay when output is from low to high | - | 7.0 | - | ns | $\mathrm{C}_{\text {LOAD }}=1000 \mathrm{pF},$ <br> see timing diagram Input signal rise/fall time of 2 ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation delay when output is from high to low | - | 7.0 | - | ns |  |
| $t_{\text {POE }}$ | Propagation delay OE to outputs | - | 9.0 | - | ns |  |
| $\mathrm{t}_{\mathrm{r}}$ | Output rise time | - | 6.0 | - | ns |  |
| $\mathrm{t}_{\mathrm{f}}$ | Output fall time | - | 6.0 | - | ns |  |
| $\left\|t_{r}-t_{f}\right\|$ | Rise and fall time matching | - | 1.0 | - | ns | For each channel |
| $1 t_{\text {PLH }}-t_{\text {PHL }}$ l | Propagation low to high and high to low matching | - | 1.0 | - | ns |  |
| $\Delta t_{\text {dm }}$ | Propagation delay match | - | $\pm 2.0$ | - | ns | Device to device delay match |

## Logic Truth Table

| Logic Inputs |  |  | Output |  |
| :---: | :---: | :---: | :---: | :---: |
| OE | $\mathrm{N}_{\mathrm{A}}$ | $\mathrm{IN}_{\mathrm{B}}$ | oUT $_{A}$ | oUT $_{B}$ |
| $H$ | L | L | $\mathrm{~V}_{H}$ | $\mathrm{~V}_{H}$ |
| H | L | H | $\mathrm{V}_{H}$ | $\mathrm{~V}_{\mathrm{L}}$ |
| H | H | L | $\mathrm{V}_{\mathrm{L}}$ | $\mathrm{V}_{H}$ |
| H | H | H | $\mathrm{V}_{\mathrm{L}}$ | $\mathrm{V}_{\mathrm{L}}$ |
| L | X | X | $\mathrm{V}_{H}$ | $\mathrm{~V}_{\mathrm{L}}$ |

## Propagation Delay



## Logic Input Threshold



## Detailed Block Diagram



Single Supply Application Circuit


Timing Diagram


## Simplified Block Diagram



## Application Information

For proper operation of the MD1213, low inductance bypass capacitors should be used on the various supply pins. The GND input pin should be connected to the digital ground. The INA, INB, and OE pins should be connected to their logic source with a swing of GND to logic level high, which is 1.2 V to 5.0 V . Good trace practices should be followed corresponding to the desired operating speed. The internal circuitry of the MD1213 is capable of operating up to 100 MHz , with the primary speed limitation being the loading effects of the load capacitance. Because of this speed and the high transient currents that result with capacitive loads, the bypass capacitors should be as close to the chip pins as possible. Unless the load specifically requires bipolar drive, the $\mathrm{V}_{\mathrm{SS} 1}$, $\mathrm{V}_{\mathrm{SS} 2}$, and $\mathrm{V}_{\mathrm{L}}$ pins should have low inductance feed-through connections directly to a ground plane. If these voltages are not zero, then they need bypass capacitors in a manner similar to the positive power supplies. The power connections $V_{D D 1}$ and $V_{D D 2}$ should have a ceramic bypass capacitor to the ground plane with short leads and decoupling components to prevent resonance in the power leads. A common capacitor and voltage source may be used for these two pins, which should always have the same DC voltage applied. For applications sensitive to jitter and noise, separate decoupling networks may be used for $\mathrm{V}_{\mathrm{DD} 1}$ and $\mathrm{V}_{\mathrm{DD} 2}$.

The supplied voltages of $V_{H}$ and $V_{L}$ determine the output logic levels. These two pins can draw fast transient currents of up to 2.0A, so they should be provided with an appropriate bypass capacitor located next to the chip pins. A ceramic capacitor of up to $1.0 \mu \mathrm{~F}$ may be appropriate, with a series ferrite bead to prevent resonance in the power supply lead coming to the capacitor. Pay particular attention to minimizing trace lengths and using sufficient trace width to reduce inductance. Surface mount components are highly recommended. Since the output impedance of this driver is very low, in some cases it may be desirable to add a small series resistor in series with the output signal to obtain better waveform integrity at the load terminals.

This will of course reduce the output voltage slew rate at the terminals of a capacitive load. Pay particular attention to the parasitic coupling from the driver output to the input signal terminals. This feedback may cause oscillations or spurious waveform shapes on the edges of signal transitions. Since the input operates with signals down to 1.2 V , even small coupled voltages may cause problems. Use of a solid ground plane and good power and signal layout practices will prevent this problem. Be careful that the circulating ground return current from a capacitive load cannot react with common inductance to cause noise voltages in the input logic circuitry.

## Pin Description

| Pin \# | Name | Description |
| :---: | :---: | :--- |
| 1 | $\mathrm{IN}_{\mathrm{A}}$ | Logic input. Controls $\mathrm{OUT}_{\mathrm{A}}$ when OE is high. Input logic high will cause the output to swing to $\mathrm{V}_{\mathrm{L}}$. Input <br> logic low will cause the output to swing to $\mathrm{V}_{\mathrm{H}}$. |
| 2 | $\mathrm{~V}_{\mathrm{L}}$ | Supply voltage for N-channel output stage. |

## 12-Lead QFN Package Outline (K6) <br> $4 x 4 m m$ body, 1.0 mm height (max), 0.80 mm pitch



## Top View



Bottom View


## Notes:

1. Details of Pin 1 identifier are optional, but must be located within the indicated area. The Pin 1 identifier may be either a mold, or an embedded metal or marked feature.
2. Depending on the method of manufacturing, a maximum of 0.15 mm pullback (L1) may be present.
3. The inner tip of the lead may be either rounded or square.

| Symbol |  | A | A1 | A3 | b | D | D2 | E | E2 | e | L | L1 | $\theta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension (mm) | MIN | 0.80 | 0.00 | $\begin{aligned} & 0.20 \\ & \text { REF } \end{aligned}$ | 0.20 | $\begin{aligned} & 4.00 \\ & \text { BSC } \end{aligned}$ | 2.00 | $\begin{aligned} & 4.00 \\ & \text { BSC } \end{aligned}$ | 2.00 | $\begin{aligned} & 0.80 \\ & \text { BSC } \end{aligned}$ | 0.30 | 0.03 | $0^{\circ}$ |
|  | NOM | 0.90 | 0.02 |  | 0.30 |  | 2.15 |  | 2.15 |  | - | - | - |
|  | MAX | 1.00 | 0.05 |  | 0.35 |  | 2.25 |  | 2.25 |  | 0.50 | 0.15 | $14^{\circ}$ |

## Drawings not to scale.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to http://www.supertex.com/packaging.html.)

[^0]
[^0]:    
    
     product specifications, refer to the Supertex website: http//www.supertex.com.

